Home > Research > Publications & Outputs > Investigation into the use of hybrid solutions ...
View graph of relations

Investigation into the use of hybrid solutions for high resolution A/D converter testing.

Research output: Contribution to Journal/MagazineJournal articlepeer-review

Published

Standard

Investigation into the use of hybrid solutions for high resolution A/D converter testing. / Lechner, A.; Georgopoulos, K.; Burbidge, M. et al.
In: Journal of Electronic Testing, Vol. 22, No. 4-6, 12.2006, p. 359-370.

Research output: Contribution to Journal/MagazineJournal articlepeer-review

Harvard

Lechner, A, Georgopoulos, K, Burbidge, M & Richardson, A 2006, 'Investigation into the use of hybrid solutions for high resolution A/D converter testing.', Journal of Electronic Testing, vol. 22, no. 4-6, pp. 359-370. https://doi.org/10.1007/s10836-006-9460-3

APA

Lechner, A., Georgopoulos, K., Burbidge, M., & Richardson, A. (2006). Investigation into the use of hybrid solutions for high resolution A/D converter testing. Journal of Electronic Testing, 22(4-6), 359-370. https://doi.org/10.1007/s10836-006-9460-3

Vancouver

Lechner A, Georgopoulos K, Burbidge M, Richardson A. Investigation into the use of hybrid solutions for high resolution A/D converter testing. Journal of Electronic Testing. 2006 Dec;22(4-6):359-370. doi: 10.1007/s10836-006-9460-3

Author

Lechner, A. ; Georgopoulos, K. ; Burbidge, M. et al. / Investigation into the use of hybrid solutions for high resolution A/D converter testing. In: Journal of Electronic Testing. 2006 ; Vol. 22, No. 4-6. pp. 359-370.

Bibtex

@article{f28fd26fe942495e90b9d74196ab4959,
title = "Investigation into the use of hybrid solutions for high resolution A/D converter testing.",
abstract = "ΣΔ ADCs are now extensively used in electronic system applications requiring high resolution analogue to digital interfaces. Many of these applications require low cost solutions that imply the need for efficient production test strategies for verifying performance specifications. Industrial state-of-the-art is based on DSP testing to extract dynamic performance such as THD and SNR from an FFT on a sampled bit-stream from the decimator output. This method is computationally expensive and as resolution increases, the total number of samples required also increases thus pushing total test time beyond acceptable limits. This paper proposes an alternative hybrid solution based on an initial low-cost wafer level screening test followed by a DSP based technique on marginal devices based on alternative DSP transforms. The screening test is applied to the high-frequency bit-stream output of the ΣΔ modulator and has potential for on-chip implementation. Relatively simple algorithms and cross-correlation techniques are used that can associate specific changes in the bit-stream pattern to key failure modes affecting dynamic performance parameters. A simplified supplementary DSP test for marginal devices is proposed that is less computationally intensive than FFT analysis.",
keywords = "ΣΔ converters - embedded test - design-for-testability - BIST",
author = "A. Lechner and K. Georgopoulos and M. Burbidge and A. Richardson",
year = "2006",
month = dec,
doi = "10.1007/s10836-006-9460-3",
language = "English",
volume = "22",
pages = "359--370",
journal = "Journal of Electronic Testing",
issn = "0923-8174",
publisher = "Springer Netherlands",
number = "4-6",

}

RIS

TY - JOUR

T1 - Investigation into the use of hybrid solutions for high resolution A/D converter testing.

AU - Lechner, A.

AU - Georgopoulos, K.

AU - Burbidge, M.

AU - Richardson, A.

PY - 2006/12

Y1 - 2006/12

N2 - ΣΔ ADCs are now extensively used in electronic system applications requiring high resolution analogue to digital interfaces. Many of these applications require low cost solutions that imply the need for efficient production test strategies for verifying performance specifications. Industrial state-of-the-art is based on DSP testing to extract dynamic performance such as THD and SNR from an FFT on a sampled bit-stream from the decimator output. This method is computationally expensive and as resolution increases, the total number of samples required also increases thus pushing total test time beyond acceptable limits. This paper proposes an alternative hybrid solution based on an initial low-cost wafer level screening test followed by a DSP based technique on marginal devices based on alternative DSP transforms. The screening test is applied to the high-frequency bit-stream output of the ΣΔ modulator and has potential for on-chip implementation. Relatively simple algorithms and cross-correlation techniques are used that can associate specific changes in the bit-stream pattern to key failure modes affecting dynamic performance parameters. A simplified supplementary DSP test for marginal devices is proposed that is less computationally intensive than FFT analysis.

AB - ΣΔ ADCs are now extensively used in electronic system applications requiring high resolution analogue to digital interfaces. Many of these applications require low cost solutions that imply the need for efficient production test strategies for verifying performance specifications. Industrial state-of-the-art is based on DSP testing to extract dynamic performance such as THD and SNR from an FFT on a sampled bit-stream from the decimator output. This method is computationally expensive and as resolution increases, the total number of samples required also increases thus pushing total test time beyond acceptable limits. This paper proposes an alternative hybrid solution based on an initial low-cost wafer level screening test followed by a DSP based technique on marginal devices based on alternative DSP transforms. The screening test is applied to the high-frequency bit-stream output of the ΣΔ modulator and has potential for on-chip implementation. Relatively simple algorithms and cross-correlation techniques are used that can associate specific changes in the bit-stream pattern to key failure modes affecting dynamic performance parameters. A simplified supplementary DSP test for marginal devices is proposed that is less computationally intensive than FFT analysis.

KW - ΣΔ converters - embedded test - design-for-testability - BIST

U2 - 10.1007/s10836-006-9460-3

DO - 10.1007/s10836-006-9460-3

M3 - Journal article

VL - 22

SP - 359

EP - 370

JO - Journal of Electronic Testing

JF - Journal of Electronic Testing

SN - 0923-8174

IS - 4-6

ER -